Skip to main content
Video s3
    Details
    Poster
    Presenter(s)
    Fiheon Imroze Headshot
    Display Name
    Fiheon Imroze
    Affiliation
    Affiliation
    University of Glasgow
    Country
    Author(s)
    Display Name
    Fiheon Imroze
    Affiliation
    Affiliation
    University of Glasgow
    Affiliation
    Affiliation
    University of Glasgow
    Display Name
    Sergey Danilin
    Affiliation
    Affiliation
    University of Glasgow
    Display Name
    Muhammad Ali
    Affiliation
    Affiliation
    University of Glasgow
    Display Name
    Meraj Ahmad
    Affiliation
    Affiliation
    University of Glasgow
    Affiliation
    Affiliation
    University of Glasgow
    Display Name
    Hadi Heidari
    Affiliation
    Affiliation
    University of Glasgow
    Display Name
    Martin Weides
    Affiliation
    Affiliation
    University of Glasgow
    Abstract

    Most quantum computing platforms are nowadays operating at temperatures of a few Kelvin or lower, and their control and readout electronics are gradually brought close or to the same temperature stages. A pivotal step towards the design of such CMOS circuits is the NMOS and PMOS transistor characterization at cryogenic temperatures. While typically performed in cryogenic probe stations down to liquid helium temperature, the CMOS chip for quantum computing is cooled further along with the qubit sample in dilution refrigerators. Here we propose and discuss a wire-bonded and packaged CMOS characterization setup down to 10mK. Several NMOS and PMOS transistors with various aspect ratios of a 180nm CMOS series die were characterized, to develop a novel PDK model for circuit design.