Skip to main content
Video s3
    Details
    Presenter(s)
    Zeeshan Ali Headshot
    Display Name
    Zeeshan Ali
    Affiliation
    Affiliation
    Indian Institute of Technology Bombay
    Country
    Author(s)
    Display Name
    Zeeshan Ali
    Affiliation
    Affiliation
    Indian Institute of Technology Bombay
    Display Name
    Pallavi Paliwal
    Affiliation
    Affiliation
    Ericsson AB
    Display Name
    Rupesh Lad
    Affiliation
    Affiliation
    Texas Instruments Inc.
    Display Name
    Dhanraj Bhukya
    Affiliation
    Affiliation
    Indian Institute of Technology Bombay
    Display Name
    Shalabh Gupta
    Affiliation
    Affiliation
    Indian Institute of Technology Bombay
    Abstract

    We present a hybrid phase-detection based switching controller incorporating a look-up table (LUT) based finite state machine (FSM). This FSM can help in improving the settling response in fractional-N digital phase-locked loops (DPLLs). The settling time of the DPLL is further improved by using a grey counter-based coarse time-to-digital converter (TDC), which avoids metastability issues arising in binary counter- based TDC. A 2.7-5.5GHz gear-shift mechanism based ring- oscillator fractional-N DPLL (FNDPLL) has been implemented in the CMOS 65-nm LL technology. The MATLAB and cadence simulation results of the FNDPLL show that the system with the reference clock (Fref ) of 100 MHz can achieve a worst-case settling time of 3 μs over an octave tuning range with 28 mW of power consumption.

    Slides
    • A Fast Locking Ring Oscillator Based Fractional-N DPLL with an Assistance from a LUT-Based FSM (application/pdf)