Skip to main content
Video s3
    Details
    Presenter(s)
    Tianxian Wu Headshot
    Display Name
    Tianxian Wu
    Affiliation
    Affiliation
    Guangzhou University
    Country
    Country
    China
    Author(s)
    Display Name
    Tianxian Wu
    Affiliation
    Affiliation
    Guangzhou University
    Display Name
    Yanhan Zeng
    Affiliation
    Affiliation
    Guangzhou University
    Display Name
    Xu Li
    Affiliation
    Affiliation
    Guangzhou University
    Display Name
    Weijian Chen
    Affiliation
    Affiliation
    Guangzhou University
    Display Name
    Zhixian Li
    Affiliation
    Affiliation
    Guangzhou University
    Abstract

    In this paper, a low power and fast transient response output-capacitorless LDO for digital applications is implemented in a 0.18-µm standard CMOS technology. An adaptive biasing class-AB amplifier circuit is proposed to provide both high gain and large slew rate with low quiescent current. Meanwhile, a push-pull slew rate enhance stage controlled by transient detecting control (TDC) generator is proposed to further improve the transient response of the proposed LDO. Simulation results show that the quiescent current is only 2.8µA and the settling time of the output voltage with the load current steps from 1mA to 50mA in a edge time of 1ns is less than 2µs. Moreover, the line regulation and load regulation are 0.727mV/V and 2µV/mA, respectively.

    Slides
    • A 2.8μA, sub-1μs output-capacitorless LDO with Transient Detecting Control (application/pdf)